Algorithms and Architectures for Efficient Low Density Parity Check (LDPC) Decoder Hardware

Algorithms and Architectures for Efficient Low Density Parity Check (LDPC) Decoder Hardware
Author :
Publisher :
Total Pages :
Release :
ISBN-10 : 1124509186
ISBN-13 : 9781124509181
Rating : 4/5 (181 Downloads)

Book Synopsis Algorithms and Architectures for Efficient Low Density Parity Check (LDPC) Decoder Hardware by : Tinoosh Mohsenin

Download or read book Algorithms and Architectures for Efficient Low Density Parity Check (LDPC) Decoder Hardware written by Tinoosh Mohsenin and published by . This book was released on 2010 with total page pages. Available in PDF, EPUB and Kindle. Book excerpt: Many emerging and future communication applications require a significant amount of high throughput data processing and operate with decreasing power budgets. This need for greater energy efficiency and improved performance of electronic devices demands a joint optimization of algorithms, architectures, and implementations. Low Density Parity Check (LDPC) decoding has received significant attention due to its superior error correction performance, and has been adopted by recent communication standards such as 10GBASE-T 10 Gigabit Ethernet. Currently high performance LDPC decoders are designed to be dedicated blocks within a System-on-Chip (SoC) and require many processing nodes. These nodes require a large set of interconnect circuitry whose delay and power are wire-dominated circuits. Therefore, low clock rates and increased area are a common result of the codes' inherent irregular and global communication patterns. As the delay and energy costs caused by wires are likely to increase in future fabrication technologies new solutions dealing with future VLSI challenges must be considered. Three novel message-passing decoding algorithms, Split-Row, Multi-Splitand Split-Row Threshold are introduced, which significantly reduce processor logical complexity and local and global interconnections. One conventional and four Split-Row Threshold LDPC decoders compatible with the 10GBASE-T standard are implemented in 65 nm CMOS and presented along with their trade-offs in error correction performance, wire interconnect complexity, decoder area, power dissipation, and speed. For additional power saving, an adaptive wordwidth decoding algorithm is proposed which switches between a 6-bit Normal Mode and a reduced 3-bit Low Power Mode depending on the SNR and decoding iteration. A 16-way Split-Row Threshold with adaptive wordwidth implementation achieves improvements in area, throughput and energy efficiency of 3.9x, 2.6x, and 3.6x respectively, compared to a MinSum Normalized implementation, with an SNR loss of 0.25 dB at BER = 10−7. The decoder occupies a die area of 5.10 mm2, operates up to 185 MHz at 1.3 V, and attains an average throughput of 85.7 Gbps with early-termination. Low power operation at 0.6 V gives a worst case throughput of 9.3 Gbps--above the 6.4 Gbps 10GBASE-T requirement, and an average power of 31 mW.


Algorithms and Architectures for Efficient Low Density Parity Check (LDPC) Decoder Hardware Related Books

Algorithms and Architectures for Efficient Low Density Parity Check (LDPC) Decoder Hardware
Language: en
Pages:
Authors: Tinoosh Mohsenin
Categories:
Type: BOOK - Published: 2010 - Publisher:

DOWNLOAD EBOOK

Many emerging and future communication applications require a significant amount of high throughput data processing and operate with decreasing power budgets. T
Resource Efficient LDPC Decoders
Language: en
Pages: 192
Authors: Vikram Arkalgud Chandrasetty
Categories: Technology & Engineering
Type: BOOK - Published: 2017-12-05 - Publisher: Academic Press

DOWNLOAD EBOOK

This book takes a practical hands-on approach to developing low complexity algorithms and transforming them into working hardware. It follows a complete design
VLSI Architectures for Multi-Gbps Low-Density Parity-Check Decoders
Language: en
Pages: 228
Authors: Ahmad Darabiha
Categories:
Type: BOOK - Published: 2008 - Publisher:

DOWNLOAD EBOOK

Near-capacity performance and parallelizable decoding algorithms have made Low-Density Parity Check (LDPC) codes a powerful competitor to previous generations o
Low-complexity High-speed VLSI Design of Low-density Parity-check Decoders
Language: en
Pages: 218
Authors: Zhiqiang Cui
Categories: Decoders (Electronics)
Type: BOOK - Published: 2008 - Publisher:

DOWNLOAD EBOOK

Low-Density Parity-check (LDPC) codes have attracted considerable attention due to their capacity approaching performance over AWGN channel and highly paralleli
Area and Energy Efficient VLSI Architectures for Low-density Parity-check Decoders Using an On-the-fly Computation
Language: en
Pages:
Authors: Kiran Kumar Gunnam
Categories:
Type: BOOK - Published: 2010 - Publisher:

DOWNLOAD EBOOK

The VLSI implementation complexity of a low density parity check (LDPC) decoder is largely influenced by the interconnect and the storage requirements. This dis