Design of Fractional-N Phase Locked Loops for Frequency Synthesis from 30 to 40 GHz

Design of Fractional-N Phase Locked Loops for Frequency Synthesis from 30 to 40 GHz
Author :
Publisher :
Total Pages :
Release :
ISBN-10 : OCLC:921888974
ISBN-13 :
Rating : 4/5 ( Downloads)

Book Synopsis Design of Fractional-N Phase Locked Loops for Frequency Synthesis from 30 to 40 GHz by : George Gal

Download or read book Design of Fractional-N Phase Locked Loops for Frequency Synthesis from 30 to 40 GHz written by George Gal and published by . This book was released on 2013 with total page pages. Available in PDF, EPUB and Kindle. Book excerpt: "High-frequency fractional-N PLLs in CMOS technology in the 30 to 40 GHz are very dicult to design when considering power, area, phase noise requirements and frequency range of operation. One of the diculties is to synthesize the loop lter of the PLL such that it meets the phase noise characteristics using the information available for all the components that make up the PLL. At the same time, predicting the phase noise output of the PLL using extracted layout results takes a long time to simulate and often the solution does not converge, thereby lengthening the design cycle. This thesis proposes a new methodology for designing high performance wide-band fractional-N PLLs in the 30-40 GHz range. The method begins by rst designing the phase-frequency detector/charge-pump, voltage-controlled oscillator and frequency divider circuit for realization in a specic CMOS technology. The method of choice mixes insight deemed from both a theoretical and simulation perspective. Next, the loop lter is derived based on the layout extracted behaviour of each component. Once complete, all components of the PLL are described using the high-level description language of Verilog-A available in the Cadence tool set over its full range of operating characteristics. Ideally, these components would be fabricated rst and characterized afterward. The Verilog-A description of the PLL enables a fast and ecient simulation of the complete PLL in a closed-loop conguration. This latter steps allows further optimization of the overall design. Two chips have been fabricated; one in a 0.13 m CMOS process from IBM and another in a 65 nm CMOS process from TSMC. One chip contain the design of a 28 GHz VCO and another containing the design of a programmable frequency divider circuit. Experimental results for both chip are provided." --


Design of Fractional-N Phase Locked Loops for Frequency Synthesis from 30 to 40 GHz Related Books

Design of Fractional-N Phase Locked Loops for Frequency Synthesis from 30 to 40 GHz
Language: en
Pages:
Authors: George Gal
Categories:
Type: BOOK - Published: 2013 - Publisher:

DOWNLOAD EBOOK

"High-frequency fractional-N PLLs in CMOS technology in the 30 to 40 GHz are very dicult to design when considering power, area, phase noise requirements and fr
Phase Locked Loops 6/e
Language: en
Pages: 506
Authors: Roland E. Best
Categories: Technology & Engineering
Type: BOOK - Published: 2007-08-13 - Publisher: McGraw Hill Professional

DOWNLOAD EBOOK

The Definitive Introduction to Phase-Locked Loops, Complete with Software for Designing Wireless Circuits! The Sixth Edition of Roland Best's classic Phase-Lock
Frequency Synthesis by Phase-Lock
Language: en
Pages: 312
Authors: William F. Egan
Categories: Technology & Engineering
Type: BOOK - Published: 1981-01-19 - Publisher:

DOWNLOAD EBOOK

Emphasises the fundamentals of frequency synthesis.
A New Technique for Fractional-N Phase-locked Loop Frequency Synthesis
Language: en
Pages: 288
Authors: Jerome Mark Shapiro
Categories:
Type: BOOK - Published: 1984 - Publisher:

DOWNLOAD EBOOK

Phase-Locked Loops
Language: en
Pages: 389
Authors: Woogeun Rhee
Categories: Technology & Engineering
Type: BOOK - Published: 2023-12-19 - Publisher: John Wiley & Sons

DOWNLOAD EBOOK

Phase-Locked Loops Discover the essential materials for phase-locked loop circuit design, from fundamentals to practical design aspects A phase-locked loop (PLL